Xilinx 1000BASE-X Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Xilinx 1000BASE-X herunter. Xilinx 1000BASE-X User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 230
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen

Inhaltsverzeichnis

Seite 1 - PCS/PMA or SGMII v9.1

RLogiCORE™ IPEthernet 1000BASE-X PCS/PMA or SGMII v9.1User Guide UG155 March 24, 2008

Seite 2 - Revision History

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008RChapter 6: The Ten-Bit InterfaceFigure 6-1: Ten-Bit Interface Transmitt

Seite 3 - Table of Contents

100 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 4

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 101UG155 March 24, 2008RocketIO Logic with the Fabric Rx Elastic BufferRVirtex-4 Devices for

Seite 5 - Chapter 10: Auto-Negotiation

102 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 6

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 103UG155 March 24, 2008RocketIO Logic with the Fabric Rx Elastic BufferRVirtex-5 LXT or SXT D

Seite 7 - Appendix F: Debugging Guide

104 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 8

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 105UG155 March 24, 2008RocketIO Logic with the Fabric Rx Elastic BufferRVirtex-5 FXT Devices

Seite 9 - Schedule of Figures

106 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 10

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 107UG155 March 24, 2008Clock Sharing - Multiple Cores with RocketIO, Fabric Elastic BufferRCl

Seite 11

108 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 12

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 109UG155 March 24, 2008Clock Sharing - Multiple Cores with RocketIO, Fabric Elastic BufferRVi

Seite 13 - Schedule of Tables

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008RChapter 11: Dynamic Switching of 1000BASE-X and SGMII StandardsFigure 11

Seite 14

110 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 15 - About This Guide

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 111UG155 March 24, 2008Clock Sharing - Multiple Cores with RocketIO, Fabric Elastic BufferRVi

Seite 16 - Conventions

112 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 17 - Online Document

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 113UG155 March 24, 2008Clock Sharing - Multiple Cores with RocketIO, Fabric Elastic BufferRVi

Seite 18 - Preface: About This Guide

114 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceiv

Seite 19 - IP core

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 115UG155 March 24, 2008RChapter 9Configuration and StatusThis chapter provides general guidel

Seite 20 - Feedback

116 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusR.The MDIO bus system is a standard

Seite 21 - Document

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 117UG155 March 24, 2008MDIO Management InterfaceRWrite TransactionFigure 9-2 shows a write tr

Seite 22 - Chapter 1: Introduction

118 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRknown by the MDIO master (in this

Seite 23 - Core Architecture

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 119UG155 March 24, 2008Management RegistersR.Management RegistersThe contents of the Manageme

Seite 24 - PCS Transmit Engine

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008R

Seite 25 - RocketIO Interface Block

120 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 0: Control Register2,3 PH

Seite 26 - 8B/10B Encoder

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 121UG155 March 24, 2008Management RegistersR0.13 Speed Selection (LSB)Always returns a 0 for

Seite 27 - Core Interfaces

122 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 1: Status RegisterMDIO Re

Seite 28 - Chapter 2: Core Architecture

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 123UG155 March 24, 2008Management RegistersRRegisters 2 and 3: PHY Identifiers1.4 Remote Faul

Seite 29

124 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 4: Auto-Negotiation Adver

Seite 30

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 125UG155 March 24, 2008Management RegistersRRegister 5: Auto-Negotiation Link Partner Base4.6

Seite 31 - Client Side Interface

126 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 6: Auto-Negotiation Expan

Seite 32

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 127UG155 March 24, 2008Management RegistersRRegister 8: Next Page ReceiveTable 9-9: Auto-Nego

Seite 33 - Common Signal Pinout

128 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 15: Extended Status8.12 A

Seite 34

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 129UG155 March 24, 2008Management RegistersRRegister 16: Vendor-Specific Auto-Negotiation Int

Seite 35 - Signal Direction Description

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008Chapter 2: Core ArchitectureTable 2-1: GMII Interface Signal Pinout . .

Seite 36 - Physical Side Interface

130 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 0: Control RegisterMDIO R

Seite 37

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 131UG155 March 24, 2008Management RegistersRRegister 1: Status Register0.9 Restart Auto- Nego

Seite 38

132 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusR1.10 100BASE-T2 Full DuplexAlways

Seite 39 - Chapter 3

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 133UG155 March 24, 2008Management RegistersRRegisters 2 and 3: Phy IdentifierRegister 15: Ext

Seite 40 - Core Functionality

134 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRTable 9-17: Extended Status (Regis

Seite 41 - MDIO Management Interface

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 135UG155 March 24, 2008Management RegistersRSGMII Standard Using the Optional Auto-Negotiatio

Seite 42

136 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRTable 9-19: SGMII Control (Registe

Seite 43 - RocketIO Tile Configuration

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 137UG155 March 24, 2008Management RegistersRRegister 1: SGMII Status0.5 Unidirectional Enable

Seite 44 - Output Generation

138 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusR1.7 Unidirectional AbilityAlways r

Seite 45 - Designing with the Core

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 139UG155 March 24, 2008Management RegistersRRegisters 2 and 3: PHY IdentifierRegister 4: SGMI

Seite 46

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008RTable 9-21: PHY Identifier (Registers 2 and 3) . . . . . . . . . . . .

Seite 47

140 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 5: SGMII Auto-Negotiation

Seite 48

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 141UG155 March 24, 2008Management RegistersRRegister 6: SGMII Auto-Negotiation ExpansionRegis

Seite 49

142 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 8: SGMII Next Page Receiv

Seite 50 - Design Guidelines

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 143UG155 March 24, 2008Management RegistersRRegister 15: SGMII Extended StatusMDIO Register 1

Seite 51 - Know the Degree of Difficulty

144 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 16: SGMII Auto-Negotiatio

Seite 52 - Use Supported Design Flows

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 145UG155 March 24, 2008Management RegistersRSGMII Standard without the Optional Auto-Negotiat

Seite 53 - Chapter 5

146 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRTable 9-30: SGMII Control (Registe

Seite 54 - GMII Reception

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 147UG155 March 24, 2008Management RegistersRRegister 1: SGMII Status0.5 Unidirectional Enable

Seite 55 - Frame Reception with Errors

148 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusR1.7 Unidirectional AbilityAlways r

Seite 56 - Bit[1]: Link Synchronization

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 149UG155 March 24, 2008Management RegistersRRegisters 2 and 3: PHY IdentifierRegister 4: SGMI

Seite 57 - GMII Transmission

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 17UG155 March 24, 2008RPrefaceAbout This GuideThe LogiCORE™ IP Ethernet 1000BASE-X PCS/PMA or

Seite 58

150 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRRegister 15: SGMII Extended Status

Seite 59 - Overview

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 151UG155 March 24, 2008Optional Configuration VectorRRegister 17: Vendor-specific Standard Se

Seite 60

152 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 9: Configuration and StatusRThese signals may be changed by th

Seite 61 - Implementing External GMII

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 153UG155 March 24, 2008RChapter 10Auto-NegotiationThis chapter provides general guidelines fo

Seite 62

154 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 10: Auto-NegotiationRa link segment (the link partner) and to

Seite 63

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 155UG155 March 24, 2008Overview of OperationRSGMII StandardFigure 10-2 illustrates the operat

Seite 64

156 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 10: Auto-NegotiationRSetting the Configurable Link Timer The o

Seite 65

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 157UG155 March 24, 2008RChapter 11Dynamic Switching of 1000BASE-X and SGMII StandardsThis cha

Seite 66 - GMII Receiver Logic

158 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 11: Dynamic Switching of 1000BASE-X and SGMII StandardsROperat

Seite 67

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 159UG155 March 24, 2008Operation of the CoreRreplace the link_timer_value[8:0] port that is u

Seite 68

18 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Preface: About This GuideR• Chapter 11, “Dynamic Switching of 1000BASE-

Seite 69 - The Ten-Bit Interface

160 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 11: Dynamic Switching of 1000BASE-X and SGMII StandardsR

Seite 70 - Receiver Logic

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 161UG155 March 24, 2008RChapter 12Constraining the CoreThis chapter defines the constraint re

Seite 71 - Ten-Bit-Interface Logic

162 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRthe HDL source code for the example

Seite 72

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 163UG155 March 24, 2008Required ConstraintsR#################################################

Seite 73

164 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRVirtex-4 RocketIO MGTs for 1000BASE-

Seite 74 - Method 2

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 165UG155 March 24, 2008Required ConstraintsRThe following UCF syntax shows these constraints

Seite 75

166 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRVirtex-4 RocketIO MGTs for SGMII or

Seite 76

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 167UG155 March 24, 2008Required ConstraintsRVirtex-5 RocketIO GTP Transceivers for SGMII or D

Seite 77 - Block Level

168 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRNET "*clkin" TNM_NET = &qu

Seite 78

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 169UG155 March 24, 2008Required ConstraintsRClock Period ConstraintsThe clocks provided to pm

Seite 79 - 1000BASE-X with RocketIO

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 19UG155 March 24, 2008ConventionsROnline DocumentThe following conventions are used in this d

Seite 80

170 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRIn addition, the example design prov

Seite 81

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 171UG155 March 24, 2008Required ConstraintsRINST "core_wrapper/tbi_rx_clk1_dcm" CLK

Seite 82

172 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRVirtex-5 DevicesFigure 6-6, page 75

Seite 83

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 173UG155 March 24, 2008Required ConstraintsR#################################################

Seite 84 - (Block Level from

174 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRGMII Input Setup/Hold TimingInput GM

Seite 85

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 175UG155 March 24, 2008Required ConstraintsRtiming which is achieved after place-and-route is

Seite 86

176 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreRINST "gmii_data_bus[6].delay_gm

Seite 87

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 177UG155 March 24, 2008Required ConstraintsRData Sheet report:-----------------All values dis

Seite 88

178 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 12: Constraining the CoreR

Seite 89

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 179UG155 March 24, 2008RChapter 13Interfacing to Other CoresThis chapter describes some addit

Seite 90

20 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Preface: About This GuideR

Seite 91 - Transceivers for 1000BASE-X

180 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRFigure 13-1: 1-Gigabit Ethernet

Seite 92

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 181UG155 March 24, 2008Integrating with the 1-Gigabit Ethernet MAC CoreRIntegration of the 1-

Seite 93

182 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresR• If both cores have been gener

Seite 94

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 183UG155 March 24, 2008Integrating with the 1-Gigabit Ethernet MAC CoreRFeatures of this conf

Seite 95 - Chapter 8

184 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRFeatures of this configuration

Seite 96 - Analysis

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 185UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFeatures of this confi

Seite 97

186 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresR• If both cores have been gener

Seite 98 - Closely Related Clock Sources

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 187UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFigure 13-6: Tri-Speed

Seite 99

188 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRIntegration of the Tri-Mode Eth

Seite 100 - UG155 March 24, 2008

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 189UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFigure 13-7: Tri-Speed

Seite 101

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 21UG155 March 24, 2008RChapter 1IntroductionThe Ethernet 1000BASE-X PCS/PMA or SGMII core is

Seite 102 - '1'

190 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRVirtex-4 DevicesFigure 13-8 ill

Seite 103 - Virtex-5 RocketIO GTP Wizard

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 191UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFigure 13-8: Tri-Speed

Seite 104 - REFCLKOUT

192 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRVirtex-5 LXT and SXT DevicesFig

Seite 105 - Virtex-5 RocketIO GTX Wizard

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 193UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFigure 13-9: Tri-Speed

Seite 106

194 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresRVirtex-5 FXT DevicesFigure 13-1

Seite 107 - Virtex-II Pro Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 195UG155 March 24, 2008Integrating with the Tri-Mode Ethernet MAC CoreRFigure 13-10: Tri-Spee

Seite 108

196 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 13: Interfacing to Other CoresR

Seite 109 - Virtex-4 FX Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 197UG155 March 24, 2008RChapter 14Special Design ConsiderationsThis chapter describes the uni

Seite 110

198 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 14: Special Design ConsiderationsRpage 38). This instructs the

Seite 111 - Virtex-5 LXT and SXT Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 199UG155 March 24, 2008LoopbackRFigure 14-2: Loopback Implementation When Using the Core with

Seite 112

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Xilinx is disclosing this Specification to you solely for use in the devel

Seite 113 - Virtex-5 FXT Devices

22 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 1: IntroductionRAdditional Core ResourcesFor detailed informati

Seite 114

200 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 14: Special Design ConsiderationsR

Seite 115 - Configuration and Status

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 201UG155 March 24, 2008RChapter 15Implementing the DesignThis chapter describes how to simula

Seite 116 - MDIO Transactions

202 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 15: Implementing the DesignRSee the XST User Guide for more in

Seite 117 - MDIO Addressing

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 203UG155 March 24, 2008Post-Implementation SimulationRlayout and timing requirements specifie

Seite 118 - Register Address (REGAD)

204 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 15: Implementing the DesignRIn addition, use the following gui

Seite 119 - Management Registers

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 205UG155 March 24, 2008RAppendix ACore Verification, Compliance, and InteroperabilityVerifica

Seite 120 - Register 0: Control Register

206 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix A: Core Verification, Compliance, and InteroperabilityR

Seite 121

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 207UG155 March 24, 2008RAppendix BCore LatencyCore LatencyThe standalone core does not meet a

Seite 122 - Register 1: Status Register

208 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix B: Core LatencyRLatency for 1000BASE-X PCS and PMA Using a Ro

Seite 123

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 209UG155 March 24, 2008RAppendix CCalculating the DCM Fixed Phase Shift ValueRequirement for

Seite 124

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 23UG155 March 24, 2008FeedbackRDocumentFor comments or suggestions about this document, pleas

Seite 125

210 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix C: Calculating the DCM Fixed Phase Shift ValueRphase shift va

Seite 126

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 211UG155 March 24, 2008RAppendix D1000BASE-X State MachinesThis appendix is intended to serve

Seite 127 - Register 8: Next Page Receive

212 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix D: 1000BASE-X State MachinesRStart of Frame EncodingThe Even

Seite 128 - Register 15: Extended Status

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 213UG155 March 24, 2008Start of Frame EncodingRReception of the Even CaseFigure D-2 illustrat

Seite 129

214 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix D: 1000BASE-X State MachinesRReception of the Odd CaseFigure

Seite 130

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 215UG155 March 24, 2008End of Frame EncodingRPreamble ShrinkageAs previously described, a sin

Seite 131

216 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix D: 1000BASE-X State MachinesRReception of the Even CaseFigure

Seite 132

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 217UG155 March 24, 2008End of Frame EncodingRNote: The first Idle to follow the frame termina

Seite 133

218 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix D: 1000BASE-X State MachinesR

Seite 134

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 219UG155 March 24, 2008RAppendix ERx Elastic Buffer SpecificationsThis appendix is intended t

Seite 135 - Register 0: SGMII Control

24 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 1: IntroductionR

Seite 136

220 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix E: Rx Elastic Buffer SpecificationsRVirtex-II Pro and Virtex-

Seite 137 - Register 1: SGMII Status

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 221UG155 March 24, 2008Rx Elastic Buffers: Depths and Maximum Frame SizesRVirtex-4 FX Conside

Seite 138

222 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix E: Rx Elastic Buffer SpecificationsRSGMII Fabric Rx Elastic B

Seite 139

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 223UG155 March 24, 2008Rx Elastic Buffers: Depths and Maximum Frame SizesRTBI Rx Elastic Buff

Seite 140

224 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix E: Rx Elastic Buffer SpecificationsRNote that this analysis a

Seite 141

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 225UG155 March 24, 2008Clock CorrectionRIdle Character Removal at 100 Mbps (SGMII)At SGMII, 1

Seite 142

226 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix E: Rx Elastic Buffer SpecificationsRMaximum Frame Sizes for S

Seite 143

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 227UG155 March 24, 2008RAppendix FDebugging GuideThis appendix provides assistance for debugg

Seite 144

228 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix F: Debugging GuideRIf data is being transmitted and received

Seite 145

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 229UG155 March 24, 2008Problems with a High Bit Error RateRRocketIO Transceiver SpecificWhen

Seite 146

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 23UG155 March 24, 2008RChapter 2Core ArchitectureThis chapter describes the architecture of t

Seite 147

230 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Appendix F: Debugging GuideRRocketIO Transceiver Specific ChecksPerfor

Seite 148

24 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRGMII BlockA client-side GMII is provided w

Seite 149

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 25UG155 March 24, 2008System OverviewROptional PCS Management Registers Configuration and sta

Seite 150

26 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureR8B/10B Encoder8B10B encoding, as defined i

Seite 151 - Optional Configuration Vector

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 27UG155 March 24, 2008Core InterfacesRfunctionality. For more information, see Chapter 3, “Ge

Seite 152

28 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRFigure 2-4 shows the pinout for the Ethern

Seite 153 - Auto-Negotiation

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 29UG155 March 24, 2008Core InterfacesRFigure 2-5 shows the pinout for the Ethernet 1000BASE-X

Seite 154

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008Schedule of Figures. . . . . . . . . . . . . . . . . . . . . . . . . . . .

Seite 155 - SGMII Standard

30 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRFigure 2-6 shows the pinout for the Ethern

Seite 156 - Simulating Auto-Negotiation

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 31UG155 March 24, 2008Core InterfacesRFigure 2-7 shows the pinout for the Ethernet 1000BASE-X

Seite 157 - SGMII Standards

32 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRTable 2-1: GMII Interface Signal PinoutSig

Seite 158 - Operation of the Core

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 33UG155 March 24, 2008Core InterfacesRCommon Signal PinoutTable 2-2 describes the remaining s

Seite 159

34 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRMDIO Management Interface Pinout (Optional

Seite 160

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 35UG155 March 24, 2008Core InterfacesRConfiguration Vector (Optional)Table 2-4 shows the alte

Seite 161 - Constraining the Core

36 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureRDynamic Switching Signal PinoutTable 2-6 d

Seite 162 - Setting MGT Attributes

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 37UG155 March 24, 2008Core InterfacesR Table 2-7: Optional RocketIO Transceiver Interface Pin

Seite 163 - Constraints

38 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 2: Core ArchitectureR1000BASE-X PCS with TBI PinoutTable 2-8 de

Seite 164

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 39UG155 March 24, 2008RChapter 3Generating and Customizing the Core The Ethernet 1000BASE-X P

Seite 165 - MGT Placement Constraints

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008RImplement the Ethernet 1000BASE-X PCS/PMA or SGMII Core in Your Applicati

Seite 166

40 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 3: Generating and Customizing the CoreRSelect StandardSelect fr

Seite 167

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 41UG155 March 24, 2008GUI InterfaceRPhysical InterfaceDepending on the target architecture, t

Seite 168 - Ten-Bit Interface Constraints

42 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 3: Generating and Customizing the CoreRThis screen lets you sel

Seite 169

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 43UG155 March 24, 2008Parameter Values in the XCO FileRRocketIO Tile ConfigurationThe RocketI

Seite 170 - TBI Input Setup/Hold Timing

44 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 3: Generating and Customizing the CoreRTable 3-1 describes the

Seite 171 - Virtex-4 Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 45UG155 March 24, 2008RChapter 4Designing with the CoreThis chapter provides information abou

Seite 172

46 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 4: Designing with the CoreR1000BASE-X Standard Using RocketIO T

Seite 173 - GMII IOB Constraints

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 47UG155 March 24, 2008Design OverviewR1000BASE-X Standard with TBI Example DesignFigure 4-2 i

Seite 174 - GMII Input Setup/Hold Timing

48 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 4: Designing with the CoreRSGMII Standard Using a RocketIO Tran

Seite 175 - Virtex-5 devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 49UG155 March 24, 2008Design OverviewRSGMII Standard with TBI Transceiver Example DesignFigur

Seite 176 - Virtex-4 or Virtex-5 Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008RVirtex-5 LXT and SXT Devices . . . . . . . . . . . . . . . . . . . . . .

Seite 177 - = -0.107 ns

50 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 4: Designing with the CoreRDesign GuidelinesGenerate the CoreGe

Seite 178

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 51UG155 March 24, 2008Design GuidelinesRWrite an HDL ApplicationAfter reviewing the example d

Seite 179 - Interfacing to Other Cores

52 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 4: Designing with the CoreRKeep it RegisteredTo simplify timing

Seite 180

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 53UG155 March 24, 2008RChapter 5Using the Client-side GMII Data PathThis chapter provides gen

Seite 181

54 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRError PropagationA corr

Seite 182

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 55UG155 March 24, 2008Designing with the Client-side GMII for the 1000BASE-X StandardRNormal

Seite 183

56 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRFalse CarrierFigure 5-6

Seite 184

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 57UG155 March 24, 2008Designing with the Client-side GMII for the 1000BASE-X StandardRBits[4:

Seite 185 - Switching) Functionality

58 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRbe included in the fram

Seite 186

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 59UG155 March 24, 2008Designing with Client-side GMII for the SGMII StandardRDesigning with C

Seite 187 - IOB LOGIC

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008RVirtex-5 RocketIO GTX Transceivers for SGMII or Dynamic Standards Switchi

Seite 188

60 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathR10 Megabit per Second F

Seite 189

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 61UG155 March 24, 2008Using the GMII as an Internal ConnectionR10 Megabit per Second Frame Re

Seite 190

62 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRVirtex-II Pro and Virte

Seite 191

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 63UG155 March 24, 2008Implementing External GMIIRSpartan-3, Spartan-3E and Spartan-3A Devices

Seite 192

64 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRVirtex-4 DevicesThe log

Seite 193

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 65UG155 March 24, 2008Implementing External GMIIRVirtex-5 DevicesFigure 5-17 illustrates how

Seite 194

66 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathRGMII Receiver LogicFigu

Seite 195

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 67UG155 March 24, 2008Implementing External GMIIRFigure 5-18: External GMII Receiver LogicIOB

Seite 196

68 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 5: Using the Client-side GMII Data PathR

Seite 197 - Special Design Considerations

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 69UG155 March 24, 2008RChapter 6The Ten-Bit InterfaceThis chapter provides general guidelines

Seite 198

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008RAppendix B: Core LatencyCore Latency. . . . . . . . . . . . . . . . . .

Seite 199 - Transceivers

70 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 6: The Ten-Bit InterfaceRReceiver LogicVirtex-II and Virtex-II

Seite 200

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 71UG155 March 24, 2008Ten-Bit-Interface LogicRsynchronous to pma_rx_clk0_bufg and pma_rx_clk1

Seite 201 - Implementing the Design

72 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 6: The Ten-Bit InterfaceRSpartan-3, Spartan-3E and Spartan-3A D

Seite 202 - Implementation

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 73UG155 March 24, 2008Ten-Bit-Interface LogicRVirtex-4 DevicesMethod 1The Virtex-4 FPGA logic

Seite 203 - Using the Model

74 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 6: The Ten-Bit InterfaceRMethod 2This logic from method 1 relie

Seite 204 - Virtex-5 Devices

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 75UG155 March 24, 2008Ten-Bit-Interface LogicRVirtex-5 DevicesMethod 1The Virtex-5 FPGA logic

Seite 205 - Interoperability

76 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 6: The Ten-Bit InterfaceRMethod 2This logic from method 1 relie

Seite 206

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 77UG155 March 24, 2008Clock Sharing across Multiple Cores with TBIRClock Sharing across Multi

Seite 207 - Receive Path Latency

78 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 6: The Ten-Bit InterfaceR

Seite 208

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 79UG155 March 24, 2008RChapter 71000BASE-X with RocketIO TransceiversThis chapter provides ge

Seite 209 - Appendix C

www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008R

Seite 210

80 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRFigure 7-1: 1000BASE-X

Seite 211 - 1000BASE-X State Machines

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 81UG155 March 24, 2008RocketIO Transceiver LogicRVirtex-4 FX DevicesThe core is designed to i

Seite 212 - Start of Frame Encoding

82 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRFigure 7-2: 1000BASE-X

Seite 213 - The Odd Transmission Case

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 83UG155 March 24, 2008RocketIO Transceiver LogicRVirtex-5 LXT and SXT DevicesThe core is desi

Seite 214 - Reception of the Odd Case

84 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRFigure 7-3: 1000BASE-X

Seite 215 - End of Frame Encoding

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 85UG155 March 24, 2008RocketIO Transceiver LogicRVirtex-5 FXT DevicesThe core is designed to

Seite 216

86 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRFigure 7-4: 1000BASE-X

Seite 217

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 87UG155 March 24, 2008Clock Sharing Across Multiple Cores with RocketIORClock Sharing Across

Seite 218

88 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRVirtex-4 FX DevicesFig

Seite 219 - Appendix E

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 89UG155 March 24, 2008Clock Sharing Across Multiple Cores with RocketIORFigure 7-6: Clock Man

Seite 220 - 5000 x 18 = 90000 bytes

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.comUG155 March 24, 2008Chapter 2: Core ArchitectureFigure 2-1: Functional Block Diagram Using R

Seite 221 - Virtex-4 FX

90 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRVirtex-5 LXT and SXT D

Seite 222 - 6 - Underflow Mark

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 91UG155 March 24, 2008Clock Sharing Across Multiple Cores with RocketIORFigure 7-7: Clock Man

Seite 223 - Rx Elastic Buffer

92 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversRVirtex-5 FXT DevicesFi

Seite 224 - Clock Correction

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 93UG155 March 24, 2008Clock Sharing Across Multiple Cores with RocketIORFigure 7-8: Clock Man

Seite 225

94 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 7: 1000BASE-X with RocketIO TransceiversR

Seite 226 - Jumbo Frame Reception

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 95UG155 March 24, 2008RChapter 8SGMII / Dynamic Standards Switching with RocketIO Transceiver

Seite 227 - Debugging Guide

96 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceive

Seite 228

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 97UG155 March 24, 2008Receiver Elastic Buffer ImplementationsRConsidering the 10 Mbps case, w

Seite 229 - RocketIO Transceiver Specific

98 www.xilinx.com Ethernet 1000BASE-X PCS/PMA or SGMII v9.1UG155 March 24, 2008Chapter 8: SGMII / Dynamic Standards Switching with RocketIO Transceive

Seite 230

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1 www.xilinx.com 99UG155 March 24, 2008RocketIO Logic with the Fabric Rx Elastic BufferRRocketIO Logic with th

Kommentare zu diesen Handbüchern

Keine Kommentare